午夜夜伦鲁鲁片免费无码-国产裸拍裸体视频在线观看-亚洲无码视频在线-学生妹亚洲一区二区-国产亚洲欧美日韩亚洲中文色

鑫景福致力于滿足“快速服務,零缺陷,輔助研發”PCBA訂購單需求。
行業新聞
行業新聞
PCB Design Process Considerations
14Nov
Boy 0條評論

PCB Design Process Considerations

PCB Design Process Considerations
Gigabit serial I/O technology has extremely excellent performance, but these superior performance needs conditions to ensure, that is, excellent signal integrity For example, a bit vendor reported that when they first tried to use a high-speed, applICation specific gigabit serial design, the failure rate was 90 percent In order to improve the success rate, we may need to make an analogy and adopt a more complex new bypass circuit
The GTP performance of Spartan-6 FPGA depends on the printed circuit board. The following factors need to be considered in the test: PCB design process: board laminate structure, component layout, and signal routing
PCB design
Power supply and stackup
For the GTP transceiver of Spartan-6 FPGA, the stack can be divided into two groups, the distribution layer and the signal routing layer The power layer is used to connect MGTAVTTTX and MGTAVTTRX power supply pins of MGTACC, MGTAVCCPLL, GTP

pcb board

In the stack, the horizontal transmission signal line provides the signal return path At the same time, because there is a mask between the two signal layers, when routing signals, it is unnecessary to consider the problems of adjacent layer routing and provide more signal paths
The power plane of GTP shall be closely adjacent to the ground plane to increase coupling effect The ground plate can provide a mask for the power supply surface of GTP and shield the power plane from noise interference caused by upper or lower signals
In fact, from another point of view, when power supply noise occurs in the high frequency range, with the increase of frequency, it is increasingly difficult to find a capacitor that can cover the frequency range and achieve filtering effect until it is impossible to find such a capacitor With the decrease of capacitance, the stray inductance and resistance of the package will not change correspondingly, and the frequency response will not change much In order to achieve better power distribution at high speeds, we need to use power layers and ground planes to build our own capacitors In order to achieve our goal more effectively, it is usually necessary to use adjacent power planes and ground planes
The connection between GTP power supply pin and distribution network plays a key role in GTP efficiency PDN, FPGA needs low impedance and low noise connection The GTP power supply of FPGA can withstand the maximum noise of 10mVpp Within the range of 10KHz to 80MHz, SMAll aircraft can be used for power supply This small power board should not cover the area of the SelectIO interface
PCB design
In addition to considering the value of the bypass capacitor, another important aspect to consider is capacitor placement
The general rule is that the larger the capacitance, the less strict the placement requirements If the capacitor value is small, the capacitor should be as close to the power and ground pins as possible One method that can be used is to remove the traces and vias of the unused general-purpose IO to make room for the bypass capacitor
The location of the GTP power segmentation area and the location of the GTP filter capacitor.
Signal routing
GTP signal traces and SelectIO signal traces should be avoided on adjacent layers It is important to keep a certain distance between the difference line pairs and between the difference line and other lines The general rule is that the distance between adjacent line pairs must be at least 5 tiMES the distance between two lines in the line pair
The gigabit signal differential circuit shall avoid changing the wiring layer as much as possible If cross layer transmission is required, you need to be very careful First, you must provide a complete return path Therefore, we must couple the reference layer of layer A with that of layer B The ideal situation is that both reference layers are strata In this case, the return path can be realized by placing another through-hole, which connects the two reference layers near the transport layer If the reference planes are different (one is the ground plane and the other is the power plane), you need to place a 0.01mF capacitor as close to the through-hole as possible to connect two reference planes to reduce the loop impedance There may be many problems in the PCB design process, but as long as every detail is carefully done, a good PCB schematic can be designed

點擊
然后
聯系
主站蜘蛛池模板: 国产精品无码久久综合网| 四虎精品成人影院在线观看| 永久免费的av在线电影网无码| 国产成人毛片在线视频| 18禁止午夜福利体验区| 亚洲老妈激情一区二区三区 | 亚洲国产午夜精品理论片| 性欧美videofree高清精品| yyyy11111少妇无码影院| 两女女百合互慰av赤裸无遮挡| 100禁毛片免费40分钟视频| 女人夜夜春高潮爽a∨片传媒| 亚洲精品国产精品国产自2022| 亚洲精品一区二区三区不卡| 精品夜夜爽欧美毛片视频| 欧美黑人又粗又大久久久| 亚洲精品国偷拍自产在线麻豆| 2012中文字幕在线视频| 国产欧美精品一区二区三区四区| 国产剧情av麻豆香蕉精品| 99久久无码国产精品性出奶水| 无码精品国产dvd在线观看9久| 亚洲人成无码网站久久99热国产| 国产人妻人伦精品欧美| 亚洲精品中文字幕久久久久| 免费人成激情视频在线观看| 久久夜色撩人精品国产小说| 狠狠躁夜夜躁人人爽天天69| 99亚洲男女激情在线观看| 久久婷婷五月综合色和啪| 久久精品国产99久久久小说| 九九久久99综合一区二区| 国产亚洲日韩在线aaaa| 不卡无码人妻一区二区| 99久久精品九九亚洲精品| 欧美与黑人午夜性猛交久久久| 国产片av不卡在线观看国语 | 亚洲私人无码综合久久网| 高清无码午夜福利视频| 精品国产迷系列在线观看| 国产av麻豆mag剧集|